## I. OVERALL DESIGN FLOW<sup>1</sup>

**Authorized Resources:** Your instructor will inform you if you can work in pairs or not. For all assignments in this course, unless otherwise noted on the assignment, you may work with anyone. We expect all graded work, to include code, lab notebooks, and written reports, to be in your own work. Copying another person's work, with or without documentation, will result in NO academic credit. Furthermore, copying without attribution is dishonorable and will be dealt with as an honor code violation.

**Big Picture:** In this lab, you will develop a hardware-based binary to hex converter. To do this, you will write, test, and implement a seven-segment display decoder on the Basys3 Development Board. A four-bit value will be input using switches (circled in red in Figure 1 below). Upon pressing the center button, a seven-segment display will output the correct hex digit.



FIGURE 1 - EXAMPLE DEMO OF FINAL HARDWARE IMPLEMENTATION FOR BINARY TO HEX QUIZ.

1 of 12

<sup>&</sup>lt;sup>1</sup> Modeled after a lab provided with instructor notes for <u>Digital Design and Computer Architecture</u>, David Money Harris & Sarah L. Harris, 2<sup>nd</sup> Edition

#### II. BACKGROUND

When creating simple embedded digital designs, a seven-segment display is a common way to display numbers or simple letters to the end-user. In this lab, you will design a seven-segment display decoder. This decoder takes a 4-bit binary input, and produces 7 bits that indicate whether each "segment" of the display is on ('0') or off ('1').

There are seven "segments" (labeled a – g, see Figure 2 on the next page) and one decimal point (we will ignore the d.p. in this lab) in a seven-segment display. Placing a '0' on a segment will cause it to light up, while a '1' will keep the segment dark (i.e., active <u>low</u>). For example, to display the number "0", a logic '0' must be placed on segments b-g, while segment a will be a logic '1'.

Your first task in this lab is to complete the missing 15 rows in the truth table show in Table 1. Using this completed truth table, you will generate logic equations for each output. Once you have created these equations, you will implement and test the design using Xilinx Vivado. Finally, you will demonstrate the logic on the Basys3 Development Board.



FIGURE 2 – BLOCK DIAGRAM OF THE LOGIC YOU WILL CREATE IN THIS LAB. THE SEVEN-SEGMENT DISPLAY DECODER WILL TAKE A NIBBLE INPUT, AND OUTPUT THE SEVEN SEGMENT BINARY VALUES NEEDED TO DISPLAY THAT HEX DIGIT. THE LABELS FOR THE SEVEN SEGMENTS ARE SHOWN IN THIS DIAGRAM.



FIGURE 3 - THIS DIAGRAM SHOWS YOU WHICH SEGMENTS SHOULD BE TURNED ON FOR EACH HEX DIGIT.

| Hexadecimal | al Inputs Outputs |    |    |    |    | (in hex) |    |    |    |    |    |      |
|-------------|-------------------|----|----|----|----|----------|----|----|----|----|----|------|
| Digit       | D3                | D2 | D1 | D0 | Sg | Sf       | Se | Sd | Sc | Sb | Sa |      |
| 0           | 0                 | 0  | 0  | 0  | 1  | 0        | 0  | 0  | 0  | 0  | 0  | 0x40 |
| 1           | 0                 | 0  | 0  | 1  |    |          |    |    |    |    |    |      |
| 2           | 0                 | 0  | 1  | 0  |    |          |    |    |    |    |    |      |
| 3           | 0                 | 0  | 1  | 1  |    |          |    |    |    |    |    |      |
| 4           | 0                 | 1  | 0  | 0  |    |          |    |    |    |    |    |      |
| 5           | 0                 | 1  | 0  | 1  |    |          |    |    |    |    |    |      |
| 6           | 0                 | 1  | 1  | 0  |    |          |    |    |    |    |    |      |
| 7           | 0                 | 1  | 1  | 1  |    |          |    |    |    |    |    |      |
| 8           | 1                 | 0  | 0  | 0  |    |          |    |    |    |    |    |      |
| 9           | 1                 | 0  | 0  | 1  |    |          |    |    |    |    |    |      |
| Α           | 1                 | 0  | 1  | 0  |    |          |    |    |    |    |    |      |
| В           | 1                 | 0  | 1  | 1  |    |          |    |    |    |    |    |      |
| С           | 1                 | 1  | 0  | 0  |    |          |    |    |    |    |    |      |
| D           | 1                 | 1  | 0  | 1  |    |          |    |    |    |    |    |      |
| E           | 1                 | 1  | 1  | 0  |    |          |    |    |    |    |    |      |
| F           | 1                 | 1  | 1  | 1  |    |          |    |    |    |    |    |      |

TABLE 1 – THIS TRUTH TABLE SHOWS THE MAPPING BETWEEN THE POSSIBLE INPUTS AND OUTPUTS FOR THE SEVEN-SEGMENT DISPLAY DECODER. THE FIRST ROW IF FILLED OUT FOR YOU. YOU MUST FILL IN THE REMAINING 15 ROWS. REFER TO FIGURE 2 TO SEE WHERE EACH SEGMENT (A-G) IS ON THE ACTUAL SEVEN-SEGMENT DISPLAY CHIP.

## III. Prelab (15% of lab score)

- a. Create a new project in your repo called "Lab2".
- b. Copy the report draft from teams to the newly created Lab2 folder and fill out the title, author, and documentation.
  - i. Go ahead and create folders called **images** and **code** in your Lab2 folder.

# THE FOLLOWING WILL BE SUBMITTED TO GRADESCOPE PRIOR TO CLASS ON LESSON 14. YOU WILL ALSO INCLUDE PORTIONS OF YOUR PRELAB IN YOUR LAB 2 REPORT.

- c. **Fill out the truth table** in Table 1 with the correct decoding outputs to display the correct hexadecimal digit on the seven-segment display. The first row is filled out for you as an example.
  - i. Be careful when converting the output to hex. The MSB (BIT7) is not included, so it is always 0.
  - ii. A MS Excel version of the table is provided along with blank K-maps.
  - iii. The segment labels are shown in the Figure 2, and the hex-digit format is shown in Figure 3.
- d. Write the Boolean equation for each output. Use K-Maps for the simplification process
  - i. Include the K-map(s) with prime implicants circled in your report (again, print preview helps).

## IV. LAB: IMPLEMENT THE SEVEN-SEGMENT DECODER IN HARDWARE USING VHDL

#### **OVERVIEW**

Now that you have Boolean equations established for each of your seven segment outputs, it is time to implement them in hardware with VHDL! Once you have written your seven-segment decoder (SSD) VHDL module, you will test it with a simulation test bench. The test bench allows you to simulate your design to see what outputs would be given inputs you define. This way, you can see if your design does what you expect before attempting to program your board. Then you will use your verified SSD component in a top level Basys3 component where you wire your decoder to a seven-segment display (7SD) and switches, along with connecting a button to the 7SD to enable it. Finally, you will test your implemented design in hardware.

#### 1. IMPLEMENT SSD COMPONENT IN VHDL

#### **GET THE VHDL TEMPLATES**

- a. You should have all templates loaded from Lab1 in your repository, but you can find the VHDL template files from the General Teams Channel under "Handouts and Resources".
  - a. Save a copy of ECE\_template.vhd as a file named sevenSegDecoder.vhd into your Lab2 code folder.
  - b. Save a copy of ECE\_template\_tb.vhd as a file named sevenSegDecoder\_tb.vhd into your Lab2 code folder.
- b. Add your sources to Vivado.
  - a. Remember to leave "Copy sources into project" unchecked
- c. Edit the file headers as needed.
- d. Find and replace all instances of "ECE\_template" with "sevenSegDecoder".
  - a. Within Vivado, open one of your VHDL files and then type CTRL+SHIFT+R or click on Edit → Replace in Files
  - b. Fill in the find and replace text boxes as required. Make sure to check all of the sources you want to change:



c. In the message area (bottom of Vivado screen) click "Replace All"



#### **CREATE YOUR SSD ENTITY**

Create your interface (ports) for your sevenSegDecoder according to Figure 3 below. Figure 3 shows the sevenSegDecoder module entity interface in blue and the architecture in purple. Notice that the figure indicates that the input, i\_D, is a bus of 4 wires, and the output, o\_S, is a bus of 7 wires. This can be created in VHDL by using a **std\_logic\_vector** signal type. For instance, i\_D could be created in the **port** statement with the following:

```
i_D : in std_logic_vector(3 downto 0);
```

Remember, the "i\_" follows the naming convention provided in the header that indicates the signal is an input. The statement above "3 downto 0" indicates that BIT3 is the MSB and BIT0 is the LSB. You could easily reverse this by swapping the locations of the two numbers.

To access each wire from the bus you created simply refer to the bit number in parentheses. For instance,  $i_D(3)$  refers to the MSB of the input, D.



Figure 3 – sevenSegDecoder entity and architecture

#### CREATE YOUR SSD ARCHITECTURE

After you have created your component interface, you need to describe the architecture. Figure 3 on the previous page shows that the output of the combinational logic produces a signal for each 7SD segment (c\_Sa ... c\_Sg). These combinational signals (denoted by the "c\_" at the beginning) are wired to each bit of the output segment bus (o\_S). The bit numbers are labeled in the diagram. For instance, BITO of o\_S is wired to c\_Sa.

- a. For clarity, declare intermediate combinatorial signals (e.g., c\_Sa) that break out output S and set them to a default value of '1' (off). This should be done *before* begin.
- b. There are no PORT MAPS or PROCESSES needed for this module, so you can delete those sections.
- c. In the CONCURRENT STATEMENTS section, map the output S to the signals you created above per Figure 3. For instance:

```
o S(0)  <= c Sa;
```

d. Implement your prelab equations using behavioral modelling

There are two basic philosophies for modelling digital architectures: **structural** and **behavioral**. A structural model means that you are describing *how* the module would be composed as a hierarchy of simpler modules. A behavioral model means that you are describing *what* the logic does in terms of inputs and outputs. **We will be using behavioral modelling in this lab.** 

For instance, given the truth table below of inputs D3 down to D0 and output Sa, you could derive the simplified Boolean expression:

```
Sa = (D3')(D2')(D1')(D0) + (D3)(D2')(D1)(D0) + (D2)(D1')(D0') + (D3)(D2)(D1')
```

Table 2: Seven-Segment Decoder Truth Table with output Sa

| Hexadecimal | Inputs |    |    |    | Outp |
|-------------|--------|----|----|----|------|
| Digit       | D3     | D2 | D1 | D0 | Sa   |
| 0           | 0      | 0  | 0  | 0  | 0    |
| 1           | 0      | 0  | 0  | 1  | 1    |
| 2           | 0      | 0  | 1  | 0  | 0    |
| 3           | 0      | 0  | 1  | 1  | 0    |
| 4           | 0      | 1  | 0  | 0  | 1    |
| 5           | 0      | 1  | 0  | 1  | 0    |
| 6           | 0      | 1  | 1  | 0  | 0    |
| 7           | 0      | 1  | 1  | 1  | 0    |
| 8           | 1      | 0  | 0  | 0  | 0    |
| 9           | 1      | 0  | 0  | 1  | 0    |
| Α           | 1      | 0  | 1  | 0  | 0    |
| В           | 1      | 0  | 1  | 1  | 1    |
| С           | 1      | 1  | 0  | 0  | 1    |
| D           | 1      | 1  | 0  | 1  | 1    |
| E           | 1      | 1  | 1  | 0  | 0    |
| F           | 1      | 1  | 1  | 1  | 0    |

This could then be implemented behaviorally with the following VHDL code:

```
c_Sa <= ( not i_D(3) and not i_D(2) and not i_D(1) and i_D(0) )
    or ( i_D(3) and not i_D(2) and i_D(1) and i_D(0) )
    or ( i_D(2) and not i_D(1) and not i_D(0) )
    or ( i_D(3) and i_D(2) and not i_D(1) );</pre>
```

Notice that the logic for the intermediate signal  $c\_Sa$  is described in terms of AND, NOT, and OR gates. Also notice that the statement spans multiple lines and is ended by a semicolon. It is helpful to break statements like this into multiple lines so that they are easier to read. Each implicant from the simplified Boolean expression has its own line and is surrounded by parentheses (use SPACE to make it more readable).

There are many ways to describe a behavioral model, however. Contrast the above behavioral model with the following one:

The behavioral model describes the logic just like the truth table. In this case, it essentially creates a lookup table (LUT) where the '1's are identified, and everything else is '0'. Note, how using a **std\_logic\_vector** for  $i_D$  allows us to compare the input to a 4-bit hex value(denoted by the 'x') instead of comparing all of the individual bits. This is one of the advantages of using that signal type.

Now that you have an understanding of how to implement behavioral models in VHDL, implement all seven of your outputs.

- Use behavioral modelling with AND, NOT, and OR gates for at least two of them, and use behavioral modelling with a LUT for at least two of them.
- Which model method do you think is easier to use for implementing your outputs?
- Implement the remaining outputs with your preferred choice.

#### 2. CREATE SSD TESTBENCH AND SIMULATE

#### **EDIT THE VHDL TEMPLATE**

- a. You can find the VHDL template files from the General Teams Channel under "Handouts and Resources"..
- b. If not already done, save a copy of ECE\_template\_tb.vhd as a file named sevenSegDecoder\_tb.vhd into your Lab2 code folder.
- c. Edit the header as needed.
- d. If not already done, find and replace all instances of "ECE\_template" with "sevenSegDecoder".
- e. Copy in the port information for your sevenSegDecoder componente
- f. Declare a bus (std\_logic\_vector) or series of signals for the switch inputs.
- g. Declare a signal vector to connect to the segment outputs (e.g., w\_seg) from your component
- h. Port map your component instance to the wires you creates for the switches and the 7SD segments
  - The keyword **OPEN** can be used if you prefer to not wire a port to something (e.g., you will read or manipulate the ports directly in your simulation)
- i. Create your test plan process. Remember, you can use hex values with busses:  $SW \le x"F"$ ;
- j. Fix any syntax errors, and run the simulation.
- k. Inputs and outputs should already be grouped, but ensure the radix is set to hex. Make sure the signals are in the proper order so the hex values make sense. This makes verification easier. If you used a vector, they should be.
- I. Make sure the simulation results match your Prelab truth table, and then **include a waveform screenshot in your report**. You may need to reverse the order to make your sim match (right click-> Reverse Bit Order).

#### 3. Create top level VHDL file

The top level VHDL file is what connects your component to the Basys3 development board. Figure 5 below shows the top level schematic for this lab. As can be seen in the figure, you need to connect your SSD component to four physical switches (sw) and the seven cathodes (seg) of a seven-segment display (7SD). You also need to wire a push button (btnC) up so that it can be used to activate

the 7SD by sending a **low signal** to the anode. You can see in Figure 4 that the anode determines which of the displays are on, while the cathodes allow you to turn on each individual segment.



Figure 4 – seven segment display

Since the button itself is active-high, an inverter is required. The other 7SDs (display 3, 2, and 1) are disabled by connecting them to power. Use the provided top\_basys3.vhd file for a jumpstart in implementing your top-level design. The entity is provided for you, but you must complete the architecture. Note, the entity interface has been designed so that the port names match exactly what the constraints file (Basys3\_Master.xdc) is already using. You simply need to uncomment the lines in Basys3\_Master.xdc that you need to use.



The comments in the VHDL file provide a guide on what you need to do. Additionally, the code that connects the push buttons to the enable signals on the seven-segment displays has been done for you. Note, that when connecting an input to a wire, the input must be on the right side. For example, in the below statement, btnC is the input and  $w_7SD_EN_n$  is the wire connecting the button to the 7SD active-low enable pin:

```
w 7SD EN n <= not btnC;
```

In code above, "<=" is an assignment statement and connects the button to a wire. On the other hand "=>" is used for case statements, array assignments, and component port mapping as seen below. That statement only connects the button to a wire. To connect the other end of the wire to the enable (anode) pin, you have to have a second statement:

```
an <= (0 => w 7SD EN n, others => '1');
```

Note, in the above statement, the signal an is an *output*, so it must be on the left side. The right side is using the () aggregate operator to concatenate bus signals. The keyword "others" always refers to any bus signals that are not otherwise explicitly listed. Another way to describe the above connections is as follows:

```
an(0) <= w_7SD_EN_n;
an(1) <= '1';
an(2) <= '1';
an(3) <= '1';
```

#### 4. IMPLEMENT THE DESIGN IN HARDWARE

- a. Take a look at the RTL schematic (In RTL Analysis in the Flow Navigator on the left side of the window).
  - Is this what you expect? Did vivado implement the circuit like you thought it would?
  - Double click on the sevenSegDecoder component. Did vivado implement the circuit like you thought it would?
- b. Generate the bitstream (.bit) file and download it to your FPGA.
  - Do not forget to commit the .bit file to your Git repo.
  - The default location of the file should be: Lab2\Lab2.runs\impl 1\top basys3.bit
- c. Verify that your design functions correctly.
  - You have to hold the center push button down for a 7SD to show your output.
  - The correct hex digit is shown based on the switch positions for all input possibilities.
- d. Demo the working final product to your instructor.

## V. LAB 2 DELIVERABLES

Table 3 below shows how the points will be distributed for this assignment. Details for how each item will be scored follows.

Table 3: Point distribution for Lab 2

| Item          | Out of |
|---------------|--------|
| Prelab        | 15     |
| Hardware demo | 30     |
| Report        | 30     |
| Files         | 20     |
| Git usage     | 5      |
| Total         | 100    |

# (30 PTS) HARDWARE DEMO (BY 1700 ON T17)

- You have to hold the center push button down for a 7SD to show your output. (10 pts)
- The correct hex digit is shown based on the switch positions for all input possibilities. (20 pts)
- Demo can be performed live with an instructor (preferred) OR submitted via Teams.
  - o If via Teams, refer to your instructor for instructions.

## (30 PTS) REPORT (SUBMITTED VIA GRADESCOPE BY 1700 ON T17)

# (10 PTS) REPORT QUALITY (TEMPLATE PROVIDED)

| Rating       | Points | Quality                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Excellent    | 9-10   | Report is well laid out and follows provided template. All schematics are digitally generated or NEATLY hand drawn. All figures, tables, and pictures are referenced and discussed in the report. The flow of the lab should communicate the student understands what the lab was accomplishing and should describe their process from beginning to end. All schematics and other designs are updated to reflect the final product.                       |
| Good         | 6-8    | Report follows the structure dictated below. Most schematics are digitally generated or NEATLY hand drawn. Most figures and tables are referenced and discussed in the report. The flow of the lab indicates the student understands what the lab was accomplishing and loosely describes their process from beginning to end. Most schematics and other designs are updated to reflect the final product.                                                |
| Acceptable   | 3-5    | All the major sections dictated below are present but there is little flow to the document. The different sections are dropped in with little discussion. Figures, tables, and pictures are present, but have little discussion. It is hard to tell what thought process the students used when developing their solution. Schematics and other designs are present, but may not have been updated to reflect the final design or may be of poor quality. |
| Unacceptable | 0-2    | Lab is incomplete. Sections are completely missing or have little to no discussion. Figures, tables, and pictures are present but have little to no discussion. The student did not communicate their thought process and it is not clear how they developed their solution. Schematics and other aspects of the design were not updated at all to reflect errors or changes from the preliminary design.                                                 |

Report file includes the following content (template will be provided):

- Title and Author
- <u>Documentation statement</u> Be specific here. You are allowed to help each other but you must not copy code or write code for other students. You do not need to document work with your partner.
- **Purpose** of the exercise
- Prelab (majority of grade in prelab) or preliminary design work
  - Include anything that helped you develop your software (algorithms or flow charts)
  - Schematics (created or used,)
- **Design/Testing/Debugging methodology.** Use this section to detail how you designed your final solution and what steps you took to test it at it was being built. Include anything important for the reader to understand about your final design. At a minimum you need to explain anything that is different from you preliminary design and why you had to change it. Describe problems you encountered while working on this exercise and how you fixed them. Some people make numbered lists to keep track of their issues. This section should always be open and being edited while you are working on a lab or Homework.
  - Be sure to document any issues (and solutions) you run into while doing this lab. Remembering past mistakes may help you in the future!
- Results:
  - o Simulation Results. Present and discuss your simulation results. Does your lab do what it is supposed to?
  - Final Results/Demonstration. Discuss your final results here. Do they make sense? If not given in person, your
    demo should be here. Answer any remaining lab questions here if not answered throughout report.
- Observations and Conclusions What did you learn in this lab? Did anything cool catch your eye?
- Reflection
  - Number of hours spent on Lab2:
  - What portion of the lab was the most difficult for you? How did you overcome it?
  - What lessons, previous assignments, or activities did you find helpful is completing this lab?
  - What suggestions do you have for improving Lab2 in future years? Be specific. Ex: "The instructions were confusing"
    does not help. What parts of the instructions were confusing

### (20 PTS) SIMULATION RESULTS WAVEFORM

- Clearly shows that that all possible inputs and outputs match the correct Prelab truth table. (16 pts)
- Signals are named and grouped per instructions. (4pts)

# (20 PTS) FILES (SUBMITTED VIA GIT BY 1700 ON T17)

| Rating       | Points | Quality                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Excellent    | 17-20  | All required files are included in the "Code" folder of the repository. Each file includes an updated header with accurate filename, author, creation date, description, and documentation. Each entity has a name that matches the file name. Entity inputs and outputs match provided/designed schematics. Variables have descriptive names that meet the naming conventions. Code is commented throughout providing concise descriptions of what is occurring (not every line needs to be commented, but generally blocks of code should be). There are no extraneous comments or code. Spacing/indentation is clear and organized. |
| Good         | 13-16  | All required ".vhd" files are included in the "Code" folder of the repository. Each file includes an updated header with author. Each entity has a name, inputs, and outputs that match provided/designed schematics. Variables meet the naming conventions. There are no extraneous comments or code.                                                                                                                                                                                                                                                                                                                                 |
| Acceptable   | 9-12   | All required files are included in the repository. Each entity has a name that matches the provided/designed schematics. Variables meet the naming conventions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Unacceptable | 0-8    | Files were not included. Header was not updated. Extraneous comments exist. Variables do not meet naming conventions. No helpful comments.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

- sevenSegDecoder.vhd, sevenSegDecoder\_tb.vhd, and top\_basys3.vhd included in code folder
  - o Fill out headers as appropriate
  - o Remove extraneous code and comments
- Basys3 Master.xdc file included in code folder
- Bitstream (.bit) file used for hardware demo in repo (likely at Lab2\Lab2.runs\impl 1\top basys3.bit)

## (5 PTS) GIT USAGE

- Commit messages begin with "Lab2 " to easily distinguish between course projects (2.5 pts)
- Repo file structure makes sense and is easy to navigate (2.5 pts)